会议专题

An Integrated 3.125Gbps Ethernet Serial Transceiver in CMOS Technology

  The design of a fully-integrated 3.125Gbps Ethernet transceiver is described.The circuit adopts parallel structure for both the transmitter and receiver to reduce the speed requirement.The transmitter uses multiphase clock to multiplex the data and current-mode line-driver to drive medium.The receiver uses 1/5-rate parallel-sampling clock and data recovery circuit to facilitate the design and eliminate the need of 1:5 demultiplexer.The circuit was design in 0.18μm CMOS technology.Simulations show that it works well for 3.125Gbps data rate with all process corners.

Ethernet Transmitter Receiver Clock Generator Line Driver Phase Detector

Lin Huang Wenbiao Peng

College of Computer and Information technology,Three Gorges University,YiChang 443002,China

国际会议

2019 International Conference on Information,Communication Technology and Automation (ICICTA 2019)(2019年计算机、通信和自动化国际会议)

大连

英文

12-17

2019-12-20(万方平台首次上网日期,不代表论文的发表时间)