会议专题

Failure Analysis of a Phase Lock Loop Circuit with ESD Strategy Optimization

  A failure analysis of a Phase lock loop(PLL)due to the ESD structure defects is presented in this paper.ESD is one of the most important reliability issues in the design of integrated circuits.About 40%of the failure of integrated circuits is related to ESD/EOS stress.In order to improve the reliability of ICs,the design of ESD protection is increasingly necessary for the modern semiconductor industry 1,2.There are many standards to evaluate the ESD robustness of a circuit,and the HBM and MM model are the most popular criteria.To improve the ESD capability and find out the root of the failure phenomenon,this paper employs some FA tools to deal with the problems,and the optimized solution is given and discussed,which can effectively improve the reliability of the product.

ESD Protection CMOS Process Layout design Failure Analysis

Liu Fan Huang Wei Cui Huarui Huang Xiaozong Zhiwei Liu

University of Electronic Science and Technology of China,Chengdu 610054,China;IC Design Center,SISC, IC Design Center,SISC,Chongqing,400060,China University of Electronic Science and Technology of China,Chengdu 610054,China

国际会议

The 3rd International Conference on Intelligent Energy and Power Systems (IEPS 2017)(第三届智能能源和电力系统国际会议)

杭州

英文

44-48

2017-04-15(万方平台首次上网日期,不代表论文的发表时间)