会议专题

Test Structure with Variable Test Data Width of IP Cores for Multicore SoCs with DVS and Multiple Voltage Islands

  Dynamic voltage scaling (DVS) is usually combined with partitioning the system into multiple voltage islands (MVI) to further lower dynamic power consumption,and it is widely adopted in SoC design nowadays.However,it brings great challenges with test.Different from SoC with only single voltage level,multi-Vdd SoCs must be tested at multiple voltage settings,which increases test time and test cost seriously.In addition,testing at lower voltage settings requires much more time because lower scan frequencies must be used for shifting test data using scan chains,and it results in an obvious waste of TAM bandwidth.In this paper,we propose a new test structure with variable test data width of IP cores which is mainly consisted of bandwidth conversion modules and an improved IJTAG network.This new test structure can fully utilize the TAM bandwidth by improving the test data width of IP cores with increasing the number of balanced scan chains,and it use the bandwidth conversion module to lower the frequency of test data using scan chains.Experimental results for a revised d695 from ITC02 Test benchmarks highlight the effectiveness of the proposed test structure.

SoC testing dynamic voltage scaling voltage islands bandwidth conversion IEEE 1687 test structure

DENG Libao WANG Sha JIN Chengyu HU Cong

School of Information and Electrical Engineering, Harbin Institute of Technology at Weihai, Weihai 2 School of Electronic Engineering and Automation, Guilin University of Electronic Technology, Guilin

国际会议

2016 Sixth International Conference on Instrumentation and Measurement,Computer,Communication and Control (IMCCC2016)(第六届仪器测量、计算机通信与控制国际会议)

哈尔滨

英文

665-670

2016-07-21(万方平台首次上网日期,不代表论文的发表时间)