会议专题

A High Accuracy DAC Designed with Low Offset Follower Structure

  A high accuracy DAC circuit structure built into SAR ADC is proposed,the weighted network of this DAC adopts piecewise combination to reduce the power consumption,the follower behind the weighted network employs a two-stage amplifier with fold-cascode structure and switch capacitance compensation to decreasing offset error.Using Cadence Spectre simulation tools to analyze the circuit based on CSMC 0.35um CMOS technology,the results show that the maximum INL (integral nonlinearity) of the DAC is-0.34LSB,the maximum DNL (differential nonlinearity) is-0.18LSB,the power consumption of the whole module is 1.17mW,FoM(Figure of Merit) was 12.3,occupy the chip area is 0.208mm2.This is a good way to meet the requirements of low power consumption and high accuracy of SAR ADC.

low offset error switch capacitance high accuracy digital to analog converter

Cai Zhou Zhang Tao

Wuhan University of Science and Technology Wuhan,China

国际会议

2016IEEE第二届信息技术、网络、电子及自动化控制会议

重庆

英文

356-360

2016-03-20(万方平台首次上网日期,不代表论文的发表时间)