会议专题

Design and Implementation of Simulator for AOS High-Speed Payload Multiplexer

  A small simulator for AOS high-speed payload multiplexer is designed and implemented based on the idea of satellite hierarchical test, which will be used in the test for satellite data transmission subsystem.The simulator uses the FPGA as control center, including multi-input and multi-output L VDS and RS422 interfaces.It caches the receivedpayload data using the large-capacity SRAM dual caching technology, selects data downlink channel and downlink rate which both can be configured, uses a virtual channel (VC) scheduling algorithm based on the Consultative Committee for Space Data Systems (CCSDS) Advanced Orbiting Systems (AOS) data link protocol to make many kinds of VCs multiplexing physical downlink channel effectively.Finally multi-channel downlinks the payload data timely and correctly.The closed-loop path test results from the data source to the data receiving terminal show that the simulator can meet the technical requirements of the real satellite payload data high-speed multiplexer.

multiplexer simulator virtual channel scheduling algorithm FPGA AOS

Liu Yuefeng Zhao Guangquan Peng Xiyuan

Department of Automatic Test and Control,Harbin Institute of Technology Harbin 150001,China;School o Department of Automatic Test and Control,Harbin Institute of Technology Harbin 150001,China

国际会议

2013 IEEE 11th International Conference on Electronic Measurement & Instruments(第十一届IEEE国际电子测量与仪器学术会议)

哈尔滨

英文

303-308

2013-08-16(万方平台首次上网日期,不代表论文的发表时间)