Thermal Measurement Method for Multi-Chip Packages
Semiconductor industry is constantly improving.Package technology are getting more and more complicated with the industry trying to squeeze passive components and more dies in a package to increase functionality of products.1 Emerging names for these packages are for example multichip packages,package on package,package in package,modules and etc.2 With the increasing number of die per package,semiconductor industry is facing thermal challenges with increase of power which generates more heat in package.3 Question is how do we characterize and perform thermal measurement to decide if those packages will meet thermal performance? Conventional methods are available for single chip packages.This paper will describe thermal measurement approach of multi-chip packages using linear super-position method.16 lead SOIC package mounted on a 2 layer standard JEDEC thermal test board is employed as test vehicle for this study under still air environment.Its accuracy will be validated through finite element modeling using ANSYS software simulation tools.Wiring connection method implemented in this study will be demonstrated as well.
GOO FU TAT LEE HAN MENG GEE KOK PENG
Advance Package Development Group Texas Instruments Malaysia Batu Berendam Free Trade Zone,75350 Mel EUGENE LEE@Advance Package Development Group Texas Instruments Malaysia Batu Berendam Free Trade Zon
国际会议
桂林
英文
131-136
2012-08-13(万方平台首次上网日期,不代表论文的发表时间)