The Design of Low Leakage SRAM Cell with High SNM
As the development of CMOS technology, the memory takes a great part in the entire chip area and becomes the main power contributor in the SOC system. SRAM which is the most used in on-chip memory for its low activity now consumes a lot of power while in standby mode because of the increasing number of transistors and scaling feature length. Therefore several analysis of traditional 6T transistor has been done and some design principles are given. At last, in this paper a 10T low leakage SRAM cell with high SNM based on SMIC 90nm CMOS technology has been introduced. The proposed SRAM cell saves about 88% leakage current and the SNM in read operation is enlarged 3.5 times and does not decrease in data retention. In order to reduce the sensing delay, a two-stage sense amplifier which turns the differential to single-ended is also proposed. By using this sense amplifier, the sensing delay is reduced to 46% when the load capacitance is 100fF compared with conventional voltage sense amplifier.
Low Leakage SRAM static noise margin
Hao YAN Donghui WANG Chaohuan HOU
Digital System Integration Lab, Institute of Acoustics, Chinese Academy of Sciences Graduate Univers Digital System Integration Lab, Institute of Acoustics, Chinese Academy of Sciences
国际会议
2011 IEEE 9th International Conference on ASIC(2011年第九届IEEE国际专用集成电路大会)
厦门
英文
315-318
2011-10-25(万方平台首次上网日期,不代表论文的发表时间)