会议专题

A New Low Power Symmetric Folded Cascode Amplifier by Recycling Current in 65nm CMOS Technology

A new low power symmetric folded cascode amplifier is presented. The proposed amplifier delivers the same performance as that of the conventional symmetric folded cascode amplifier while consuming only 50% the power. This is achieved by recycling the bias current of idle devices, which results in an enhanced transconductance, gain and slew rate. The proposed amplifier was implemented in SMIC standard 65nm CMOS process. Simulation results show that the proposed amplifier achieves almost twice the bandwidth (313.4MHz versus 158.2MHz), 8.2dB DC gain enhancement (63.4dB versus 55.2dB) and better than twice the slew rate (45.6V/us versus 20.5V/us) compared to the conventional symmetric folded cascode amplifier with the same power. On the other hand, the power consumption of the proposed amplifier can reduce 50% compared to the conventional symmetric folded cascode amplifier with the same performance.

Xiao Zhao Huajun Fang Jun Xu

Institute of Microelectronics, Tsinghua University, Beijing, P. R. China

国际会议

2011 IEEE 9th International Conference on ASIC(2011年第九届IEEE国际专用集成电路大会)

厦门

英文

882-885

2011-10-25(万方平台首次上网日期,不代表论文的发表时间)