会议专题

A Novel Architecture of a Reconfigurable Radio Processor for Implementing Different Modulation Schemes

Designing high performance Software Defined Radio (SDR) with low power and flexibility is a major challenge. While the high performance DSP processors are unable to meet the speed requirements of these SDRs, System on chips (SOCs) are also not suitable because of their limited flexibility. Recently dynamically reconfigurable FPGAs have emerged as high performance programmable hardware to execute highly parallel, computationally intensive signal processing functions efficiently. Some FPGAs offer MAC (multiply and accumulate) units which the basic units for signal processing functions. Since basic intention of an SDR is to implement different modulation/demodulation schemes, basic building blocks for such schemes are signal processing functions and FPGAs have become an important component for implementing these. However, the effectiveness of such an approach with respect to cost, performance and flexibility need to be examined. Keeping these issues in view, this paper proposes a new flexible architecture Radio-Processor(RP) for designing SDR, examines the feasibility of efficient implementation of the such a processor using stateof-the-art FPGAs and finally suggests an ASIC implementation.

Software Defined Radio(SDR) FPGA(Field Programming Gate Array) Configurable Logic Block(CLB) Look up Table (LUT) Application Specific Integrated Circuits (ASIC) Digital Signal Processor(DSP) Configuration latency Silicon utilization factor Communication s

Amiya Karmakar Amitabha Sinha

School of Engineering & Technology ,West Bengal University of Technology,Sector-l,SaltLake, Kolkata School of Engineering & Technology,West Bengal University of Technology,Sector-l,SaltLake, Kolkata -

国际会议

2011 3rd IEEE International Conference on Computer Research and Development(ICCRD 2011)(2011第三届计算机研究与发展国际会议)

上海

英文

115-119

2011-03-11(万方平台首次上网日期,不代表论文的发表时间)