Energy-Efficient Dual Array Capacitive DAC and Switch Control for SAR ADC
A new switch control method for a capacitive DAC architecture has been presented. This has been implemented to make a successive approximation register (SAR) ADC more energy efficient By splitting the capacitor array into two equal halves and using a unity gain buffer, the proposed architecture reduces the switching energy by 97 percent compared to the conventional switching method. The proposed method is analyzed theoretically and then simulations are performed in a 0.18|im CMOS process to verify the theoretical analysis.
capacitive DAC SAR ADC unity gain buffer switching energy
Abhisek Dey T. K. Bhattacharyya
Dept. of Electronics & Electrical Communication Engg. Indian Institute of Technology,Kharagpur West Bengal,India
国际会议
上海
英文
366-370
2011-03-11(万方平台首次上网日期,不代表论文的发表时间)