3D Modeling and Finite-Element Full-wave Simulation of TSV for Stack up SIP Integration Applications
The modeling and simulation of vias effect on the data transferring or high frequency signal path and device performance have been one of the major concerns in the designing and testing of multilayered electric interconnects in applications like highly integrated system-in-package (SIP)1 and high-speed circuitry design2. The authors of this paper explore the 3D full-wave modeling of through Si vias (TSV) in multilayered SIP and simulate their effects on spectral performance and signal integrity with the help of finite element methodologies. The emphasis of the research is on the revealing of 3D electromagnetic field distribution on fundamental single and differential TSV interlayer interconnects, so that more detailed parasitic effects may be found and equivalent model closer to the reality can be obtained, compared with the methodology based on purely circuit analysis. And the effect of the variations in the TSV diameter and height and the effect of grounded TSV are revealed. Additionally, S21 performance and field distribution of two sort of paired vias are displayed. Waveports are adopted for the full-wave modeling and all the cases are in 0~10GHz range.
Min Miao Lei Liang Zhensong Li Bo Han Xin Sun Yufeng Jin
Information Microsystem Institute, Beijing Information Science and Technology University.No.35, Nort System & Standard Department, Datang Mobile Communications Equipment Co., Ltd.No.29, Xueyuan Road, H National Key Laboratory of Micro/Nano Fabrication Technology, Peking University,# 5, Yiheyuan Rd, Ha
国际会议
西安
英文
542-547
2010-08-16(万方平台首次上网日期,不代表论文的发表时间)