Redundant Via Insertion Based on Conflict Removal
The occurrence of via defects increases due to the shrinking size in integrated circuit manufacturing. Douhle-via insertion is an effective and recommended method for improving chip yield and reliability and reducing the yield loss caused by via failures. In this paper we present a genetic algorithm based method to do the double-via insertion for layouts with grid-less or grid-based routing. Design rule violation between redundant via can be represented by a conflict graph whose vertices are redundant vias and edges represent design rule violations. We propose a genetic algorithm based method exploring the optimal removal of some redundant vias to get a conflict-free redundant via set for double via insertion. To reduce the problem size, we will first merge into one vertex (one redundant via) all the connected components that are cliques of the conflict graph. Experiment results show that the effectiveness of the proposed method.
Jia Liang Song Chen Takeshi Yoshimura
Graduate School of Information, Production, and Systems, Waseda University Dalian University of Tech Graduate School of Information, Production, and Systems, Waseda University
国际会议
上海
英文
794-796
2010-11-01(万方平台首次上网日期,不代表论文的发表时间)