OPNEC-Sim: An Efficient Simulation Tool for Network-on-Chip Communication and Energy Performance Analysis
Network-on-Chip (NoC) has been proposed as a paradigm for the network, wireless and multimedia applications executing on embedded chips with massive data processing. It requires high speed data transferring and low power consumption, and then efficient and accurate performance estimation tools are needed for system level optimization and analysis in a flexible way. In this paper, a new NoC simulator OPNEC-Sim is proposed for Multi-Processor-System-on-Chip (MPSoC) simulation, which is capable of accurately simulating the communication and energy performances with a variety of processor, NoC architecture, memory, chip technique and application specific coprocessors. Using the network simulator environment OPNET, Cbased simulator could support various NoC architectures, complex mapping, flexible routing algorithms, powerful statics tools and etcal. By integrating synthesis tools Design Complier (DC), efficient energy consumption simulation can be achieved about 50x faster than that of RTL description. It is able to accurately model NoC mapping performances, allows us to explore the design space rapidly and achieve interesting design implementations.
NoC Simulator Energy Consumption OPNET
Cai Jueping Huang Gang Wang Shaoli Yao Lei Li Zan Hao Yue
Wide Bandgap Semiconductor Technology Disciplines State Key Laboratory, Xidian University, Xian 710 State Key Laboratory of Integrated Services Networks, Xidian University, Xian 710071, China
国际会议
上海
英文
1892-1894
2010-11-01(万方平台首次上网日期,不代表论文的发表时间)