会议专题

OPTIMIZATION AND IMPLEMENTATION OF DIGITAL MATCHED FILTERS BASED ON FPGA

This paper introduces the principal of digital matched filters (DMFs), and based on Field Programmable Gate Array (FPGA), we make an analysis and optimization of DMFs which used in the quick acquisition of Pseudo-Noise (PN)-code for Global Position System (GPS). A structure as “Random Access Memory (RAM)-based shift register + folded DMF is given in this paper. Compared with traditional folded DMF, this structure utilizes the rich resources of On-chip RAM in FPGA chip to decrease the consumption of Logic Elements (LEs) in FPGA chip. With this structure, the valuable resources of LEs in FPGA chip are saved. Throughout the compilation and the timing simulation by Quartus II, we prove that the structure we proposed can acquire PN-code effectively and be reasonable in saving LEs as the implementation of DMF based on FPGA. This design of DMF can be used in GPS receivers or other Code Division Multiple Access (CDMA) receivers.

DMF acquisition RAM-based shift resister folded FPGA

Zhongliang Deng Yanpei Yu Dejun Zou Weiguo Guan Lei Yang

School of Electronic Engineering, Beijing University of Posts and Telecommunications, Beijing, China

国际会议

2010 3rd IEEE International Conference on Broadband Network & Multimedia Technology(2010年第三届IEEE宽带网络与多媒体国际会议 IC-BNMT 2010)

北京

英文

1202-1206

2010-10-26(万方平台首次上网日期,不代表论文的发表时间)