FPGA-Based Parallel Pattern Matching Algorithm for Network Intrusion Detection System
Pattern matching is the critical part in Network Intrusion Detection System (NIDS). Fast pattern matching algorithm is the key to improve the system performance. In this paper, a fast reverse pattern matching algorithm and the hardware implementation suitable with Field Programmable Gate Array (FPGA) are proposed. Taking advantage of the parallelism and programmability of FPGA, this design reduces the pattern match delay greatly. This design is implemented in a NetFPGA platform, which is an open hardware platform optimized for high-speed network. The parallel pattern matching system provides a high throughput of 4 Gbps with no data loss, which proves the information processing rate of this design.
pattern matching parallel FPGA NIDS
Jing Yu Bo Yang Ruiyuan Sun Zhenxiang Chen
School of Information Science and Engineering University of Jinan Jinan, China
国际会议
武汉
英文
1140-1143
2009-11-18(万方平台首次上网日期,不代表论文的发表时间)