Low-Power MCML Circuit With Sleep-Transistor
This paper proposes a low-power MOS current mode logic circuit with sleep-transistor to reduce the leakage current. The sleep-transistor is used to high-threshold voltage transistor to minimize the leakage current. The 16×16 bit parallel multiplier is designed with the proposed technology. Comparing with the previous MOS current model logic circuit, the circuit achieves the reduction of the power consumption in sleep mode by 1/258. This circuit is designed with samsung 0.35 μm CMOS process. The validity and effectiveness are verified through the HSPICE simulation.
MOS current logic (MCML) low-power circuit sleep-transistor multiplier arithmetic unit
Jeong Beom Kim
国际会议
2009 IEEE 8th International Conference on ASIC(第八届IEEE国际专用集成电路大会)
长沙
英文
25-28
2009-10-20(万方平台首次上网日期,不代表论文的发表时间)