Hardware Realization of a Novel Automatic Censored Cell Averaging CFAR Detection Algorithm using FPGA
In this paper we present hardware realization of a novel Automatic Censored Cell Averaging (ACCA) Constant False Alarm Rate (CFAR) detection algorithm based on Ordered Data Variability (ODV) using Field Programmable Gate Array (FPGA).This algorithm has been recently proposed in the literature for radar target detection in non-homogeneous environments.The unknown background level can be estimated by dynamically selecting a suitable set of ranked reference window cells and by doing successive hypothesis tests.The ACCA-ODV based CFAR detector does not require any prior information about the background environment and uses the variability index statistic as a shape parameter to reject or accept the ordered cells under investigation.Recent advancements in modern FPGAs and availability of sophisticated electronic design tools have made it possible to realize the ACCA-ODV CFAR detector in a cost-effective way.The designed hardware is modular and has been physically realized in Altera Stratix II FPGA device.
Abdullah Alsuwailem Saleh Alshebeili Mohd.Alhowaish Syed Manzoor Qasim
Department of Electrical Engineering,College of Engineering King Saud University,Riyadh 11421,Saudi Arabia
国际会议
9th International Conference on Signal Processing(第九届国际信号处理学术会议)(ICSP08)
北京
英文
2008-10-26(万方平台首次上网日期,不代表论文的发表时间)